## 9.2 Implementing combinational control units

(Original section1

In this section, we show how the ALU control unit and main control unit for the single clock design are mapped down to the gate level. With modern *computer-aided design* (CAD) systems, this process is completely mechanical. The examples illustrate how a CAD system takes advantage of the structure of the control function, including the presence of don't-care terms.

## Mapping the ALU control function to gates

The figure below shows the truth table for the ALU control function that was developed in COD Section 4.4 (A simple implementation scheme). A logic block that implements this ALU control function will have four distinct outputs (called Operation3, Operation2, Operation1, and Operation0), each corresponding to one of the four bits of the ALU control in the last column of the figure below. The logic function for each output is constructed by combining all the truth table entries that set that particular output. For example, the low-order bit of the ALU control (Operation0) is set by the last two entries of the truth table in the figure below. Thus, the truth table for Operation0 will have these two entries.

Figure 9.2.1: The truth table for the four ALU control bits (called Operation) as a function of the ALUOp and function code field (COD Figure C.2.1).

| ALU0p  |        | Funct field |    |    |    |    |    | Operation |  |
|--------|--------|-------------|----|----|----|----|----|-----------|--|
| ALUOp1 | ALUOp0 | F5          | F4 | F3 | F2 | F1 | FO |           |  |
| 0      | 0      | Х           | Х  | Х  | Х  | Х  | Х  | 0010      |  |
| Х      | 1      | Х           | Х  | Х  | Х  | Х  | Х  | 0110      |  |
| 1      | X      | Х           | Х  | 0  | 0  | 0  | 0  | 0010      |  |
| 1      | Х      | Х           | Х  | 0  | 0  | 1  | 0  | 0110      |  |
| 1      | X      | Х           | Х  | 0  | 1  | 0  | 0  | 0000      |  |
| 1      | X      | Х           | Х  | 0  | 1  | 0  | 1  | 0001      |  |
| 1      | X      | Х           | Х  | 1  | 0  | 1  | 0  | 0111      |  |

The figure below shows the truth tables for each of the four ALU control bits. We have taken advantage of the common structure in each truth table to incorporate additional don't cares. For example, the five lines in the truth table of the figure above that set Operation1 are reduced to just two entries in the figure below. A logic minimization program will use the don't-care terms to reduce the number of gates and the number of inputs to each gate in a logic gate realization of these truth tables.

Figure 9.2.2: The truth tables for three ALU control lines (COD Figure C.2.2).

Only the entries for which the output is 1 are shown. The bits in each field are numbered from right to left starting with 0; thus F5 is the most significant bit of the function field, and F0 is the least significant bit. Similarly, the names of the signals corresponding to the 4-bit operation code supplied to the ALU are Operation3, Operation2, Operation1, and Operation0 (with the last being the least significant bit). Thus the truth table above shows the input combinations for which the ALU control should be 0010, 0001, 0110, or 0111 (the other combinations are not used). The ALUOp bits are named ALUOp1 and ALUOp0. The three output values depend on the 2-bit ALUOp field and, when that field is equal to 10, the 6-bit function code in the instruction. Accordingly, when the ALUOp field is not equal to 10, we don't care about the function code value (it is represented by an X). There is no truth table for when Operation3=1 because it is always set to 0 in the figure above. See COD Appendix A (The Basics of Logic Design) for more background on don't cares.

| ALUOp  |        | Function code fields |    |    |    |    |    |  |  |
|--------|--------|----------------------|----|----|----|----|----|--|--|
| ALUOp1 | ALUOp0 | F5                   | F4 | F3 | F2 | F1 | FO |  |  |
| 0      | 1      | X                    | X  | Х  | X  | Х  | X  |  |  |
| 1      | Х      | Х                    | Х  | Х  | Х  | 1  | Х  |  |  |

a. The truth table for Operation2 = 1 (this table corresponds to the second to left bit of the Operation field in Figure C.2.1)

| ALUOp  |        | Function code fields |    |    |    |    |    |  |  |
|--------|--------|----------------------|----|----|----|----|----|--|--|
| ALUOp1 | ALUOp0 | F5                   | F4 | F3 | F2 | F1 | FO |  |  |
| 0      | X      | Х                    | Х  | Х  | Х  | Х  | Х  |  |  |
| Х      | Х      | Х                    | Х  | Х  | 0  | Х  | Х  |  |  |

b. The truth table for Operation1 = 1

| ALUOp  |        | Function code fields |    |    |    |     |    |  |  |
|--------|--------|----------------------|----|----|----|-----|----|--|--|
| ALUOp1 | ALUOp0 | F5                   | F4 | F3 | F2 | F1. | FO |  |  |
| 1      | X      | Х                    | Х  | Х  | Х  | Х   | 1  |  |  |
| 1      | Х      | Х                    | Х  | 1  | Х  | Х   | Х  |  |  |

c. The truth table for Operation0 = 1

A confusing aspect of the figure above is that there is no logic function for Operation3. That is because this control line is only used for the NOR operation

From the simplified truth table in the figure above, we can generate the logic shown in the figure below, which we call the ALU control block. This process is straightforward and can be done with a CAD program. An example of how the logic gates can be derived from the truth tables is given in the legend to the figure below.

Figure 9.2.3: The ALU control block generates the four ALU control bits, based on the function code and ALUOp bits (COD Figure D.2.3).

This logic is generated directly from the truth table in the figure above. Only 4 of the 6 bits in the function code are actually needed as inputs, since the upper 2 bits are always don't cares. Let's examine how this logic relates to the truth table of the figure above. Consider the Operation2 output, which is generated by two lines in the truth table for Operation2. The second line is the AND of two terms (F1 = 1 and ALUOp1 =1); the top two-input AND gate corresponds to this term. The other term

that causes Operation2 to be asserted is simply ALUOp0. These two terms are combined with an OR gate whose output is Operation2. The outputs Operation0 and Operation1 are derived in similar fashion from the truth table. Since Operation3 is always 0, we connect a signal and its complement as inputs to an AND gate to generate 0.



This ALU control logic is simple because there are only three outputs, and only a few of the possible input combinations need to be recognized. If a large number of possible ALU function codes had to be transformed into ALU control signals, this simple method would not be efficient. Instead, you could use a decoder, a memory, or a structured array of logic gates. These techniques are described in COD Appendix A (The Basics of Logic Design), and we will see examples when we examine the implementation of the multicycle controller in COD Section C.3 (Implementing finite-state machine control).

## Elaboration

In general, a logic equation and truth table representation of a logic function are equivalent. (We discuss this in further detail in COD Appendix A (The Basics of Logic Design). However, when a truth table only specifies the entries that result in nonzero outputs, it may not completely describe the logic function. A full truth table completely indicates all don't-care entries. For example, the encoding 11 for ALUOp always generates a don't care in the output. Thus a complete truth table would have XXX in the output portion for all entries with 11 in the ALUOp field. These don't-care entries allow us to replace the ALUOp field 10 and 01 with 1X and X1, respectively. Incorporating the don't-care terms and minimizing the logic is both complex and error-prone and, thus, is better left to a program.

## Mapping the main control function to gates

Implementing the main control function with an unstructured collection of gates, as we did for the ALU control, is reasonable because the control function is neither complex nor large, as we can see from the truth table shown in the figure below. However, if most of the 64 possible opcodes were used and there were many more control lines, the number of gates would be much larger and each gate could have many more inputs.

Figure 9.2.4: The control function for the simple one-clock implementation is completely specified by this truth table (COD Figure C.2.4).

| Control | Signal name | R-format | 1w | SW | beq |
|---------|-------------|----------|----|----|-----|
|         | Op5         | 0        | 1  | 1  | 0   |
|         | Op4         | 0        | 0  | 0  | 0   |
|         | Op3         | 0        | 0  | 1  | 0   |
| Inputs  | Op2         | 0        | 0  | 0  | 1   |
|         | Op1         | 0        | 1  | 1  | 0   |
|         | Op0         | 0        | 1  | 1  | 0   |
|         | RegDst      | 1        | 0  | Х  | Х   |
|         | ALUSrc      | 0        | 1  | 1  | 0   |
|         | MemtoReg    | 0        | 1  | Х  | Х   |
|         | RegWrite    | 1        | 1  | 0  | 0   |
| Outputs | MemRead     | 0        | 1  | 0  | 0   |
|         | MemWrite    | 0        | 0  | 1  | 0   |
|         | Branch      | 0        | 0  | 0  | 1   |
|         | ALUOp1      | 1        | 0  | 0  | 0   |
|         | ALUOp0      | 0        | 0  | 0  | 1   |

Since any function can be computed in two levels of logic, another way to implement a logic function is with a structured two-level logic array. The figure below shows such an implementation. It uses an array of AND gates followed by an array of OR gates. This structure is called a programmable logic array (PLA). A PLA is one of the most common ways to implement a control function. We will return to the topic of using structured logic elements to implement control when we implement the finite-state controller in the next section.

Figure 9.2.5: The structured implementation of the control function as described by the truth table in the figure above (COD Figure C.2.5).

The structure, called a programmable logic array (PLA), uses an array of AND gates followed by an array of OR gates. The inputs to the AND gates are the function inputs and their inverses (bubbles indicate inversion of a signal). The inputs to the OR gates are the outputs of the AND gates (or, as a degenerate case, the function inputs and inverses). The output of the OR gates is the function outputs.



(\*1) This section is in original form.

Provide feedback on this section